## FEATURES

- Sampling Rates from 0.001 to 15 MHz (MSPS)
- 1/2 LSB (K Grade) DNL to 6 MHz
- Interface to any Input Range between GND and $V_{D D}$
- Monotonic; No Missing Codes
- Single Power Supply (4 to 6 volt)
- Low Power CMOS ( 300 mW )
- 2000 Volts ESD Protection
- Latch-Up Free


## BENEFITS

- Low Power for Lower System Noise
- Most Flexible Input Range of any A/D Available
- No Sample/Hold Needed
- Use MP7684A for New Designs


## GENERAL DESCRIPTION

The MP7684 is an 8-bit monolithic CMOS single step high speed Analog-to-Digital Converter designed for precision applications in video and data acquisition requiring conversion rates to 10 MHz with differential linearity error less than $1 / 2$ LSB and low power consumption. A unique feature of this converter is its input architecture which eliminates the need for an input track and hold and allows full scale input ranges from 1.2 to 5 volts peak-to-peak, referred to ground or offset. The user simply
sets $\mathrm{V}_{\mathrm{REF}(-)}$ and $\mathrm{V}_{\mathrm{REF}(+)}$ to encompass the desired input range.
The MP7684 includes 256 clocked comparators, encoders, 3-state output buffers, a reference resistor ladder and associated timing circuitry. An overflow bit (or flag) has been provided to make it possible to achieve 9-bit resolution by connecting two devices in parallel. In normal operation this flag has no effect on the data bits.

## SIMPLIFIED BLOCK AND TIMING DIAGRAM



| Package <br> Type | Temperature <br> Range | Part No. | DNL <br> (LSB) | INL <br> (LSB) |
| :---: | :---: | :---: | :---: | :---: |
| Plastic Dip | -40 to $+85^{\circ} \mathrm{C}$ | MP7684JN | $\pm 11 / 2$ | 2 |
| Plastic Dip | -40 to $+85^{\circ} \mathrm{C}$ | MP7684KN | $\pm 1$ | $11 / 2$ |
| SOIC | -40 to $+85^{\circ} \mathrm{C}$ | MP7684JS | $\pm 11 / 2$ | 2 |
| SOIC | -40 to $+85^{\circ} \mathrm{C}$ | MP7684KS | $\pm 1$ | $11 / 2$ |
| Ceramic Dip | -40 to $+85^{\circ} \mathrm{C}$ | MP7684JD | $\pm 11 / 2$ | 2 |
| Ceramic Dip | -40 to $+85^{\circ} \mathrm{C}$ | MP7684KD | $\pm 1$ | $11 / 2$ |
| Ceramic Dip | -55 to $+125^{\circ} \mathrm{C}$ | MP7684SD* | $\pm 11 / 2$ | 2 |
| Ceramic Dip | -55 to $+125^{\circ} \mathrm{C}$ | MP7684TD* | $\pm 1$ | $11 / 2$ |

*Contact factory for availability

## PIN CONFIGURATIONS

See Packaging Section for
Package Dimensions


28 Pin PDIP, CDIP ( 0.600 ") N28, D28


28 Pin SOIC (EIAJ, 0.335")
R28

| PIN NO. | NAME | DESCRIPTION |
| :---: | :---: | :---: |
| 1 | CLK | Clock Input Pin |
| 2 | DB7 | Data Output Bit 7 (MSB) |
| 3 | DB6 | Data Output Bit 6 |
| 4 | DB5 | Data Output Bit 5 |
| 5 | DB4 | Data Output Bit 4 |
| 6 | 1/4R | 1/4 of Resistance Ladder |
| 7 | $D V_{D D}$ | Power Supply of Digital Circuit |
| 8 | DGND | Digital Ground |
| 9 | 3/4R | 3/4 of Resistance Ladder |
| 10 | DB3 | Data Output Bit 3 |
| 11 | DB2 | Data Output Bit 2 |
| 12 | DB1 | Data Output Bit 1 |
| 13 | DB0 | Data Output Bit 0 (LSB) |
| 14 | OFW | Digital Output Overflow Pin |
| 15 | OE2 | Output Enable Control Pin |
| 16 | OE1 | Output Enable Control Pin |
| 17 | $\mathrm{V}_{\text {REF (+) }}$ | Positive Reference Voltage Pin |
| 18 | $\mathrm{AV}_{\text {DD }}$ | Power Supply of Analog Circuit |
| 19 | AGND | Analog Circuit Ground |
| 20 | AGND | Analog Circuit Ground |
| 21 | $\mathrm{AV}_{\text {DD }}$ | Power Supply of Analog Circuit |
| 22 | 1/2R | Center of Resistance Ladder |
| 23 | $A V_{\text {DD }}$ | Power Supply of Analog Circuit |
| 24 | AGND | Analog Ground |
| 25 | AGND | Analog Ground |
| 26 | AV ${ }_{\text {DD }}$ | Power Supply of Analog Circuit |
| 27 | $\mathrm{V}_{\text {REF ( }- \text { ) }}$ | Negative Reference Voltage Pin |
| 28 | $\mathrm{V}_{\text {IN }}$ | Analog Input |

## ELECTRICAL CHARACTERISTICS TABLE

Unless Otherwise Specified: $A V_{D D}=\mathrm{DV}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~F}_{\mathrm{S}}=10 \mathrm{MHz}$ (Duty Cycle: $1 / 3$ Sample \& $2 / 3$ Balance),
$\mathrm{V}_{\mathrm{REF}(+)}=+4.1 \mathrm{~V}, \mathrm{~V}_{\mathrm{REF}(-)}=\mathrm{AGND}, \mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$

| Parameter | Symbol | $25^{\circ} \mathrm{C}$ |  |  | Tmin to Tmax |  | Units | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max | Min | Max |  |  |
| KEY FEATURES |  |  |  |  |  |  |  |  |
| Resolution |  | 8 |  |  | 8 |  | Bits |  |
| Sampling Rate | $\mathrm{F}_{\mathrm{S}}$ | 0.1 |  | 6 | 0.1 | 6 | MHz | For Specified Accuracy |
| ACCURACY (J, S Grades) ${ }^{1}$ |  |  |  |  |  |  |  |  |
| Differential Non-Linearity | DNL |  |  | $\pm 3 / 4$ |  | $\pm 11 / 2$ | LSB |  |
| Integral Non-Linearity (Relative Accuracy) | INL |  |  | $11 / 2$ |  | 2 | LSB | Best Fit Line <br> (Max INL - Min INL) / 2 |
| Zero Scale Error | EZS |  | 2 |  |  |  | LSB |  |
| Full Scale Error | EFS |  | 2 |  |  |  | LSB |  |
| ACCURACY (K, T Grades) ${ }^{1}$ |  |  |  |  |  |  |  |  |
| Differential Non-Linearity | DNL |  |  | $\pm 1 / 2$ |  | $\pm 1$ | LSB |  |
| Integral Non-Linearity | INL |  |  | 1 |  | $11 / 2$ | LSB | Best Fit Line |
| Zero Scale Error | EZS |  | 2 |  |  |  | LSB |  |
| Full Scale Error | EFS |  | 2 |  |  |  | LSB |  |
| DYNAMIC ACCURACY ${ }^{2}$ |  |  |  |  |  |  |  | Histogram Test |
| Differential Non-Linearity | DNL |  | $\pm 0.3$ |  |  |  | LSB | $\mathrm{F}_{\text {IN }}=390 \mathrm{kHz}$ |
| REFERENCE VOLTAGES |  |  |  |  |  |  |  |  |
| Positive Ref. Voltage ${ }^{3}$ | $\mathrm{V}_{\text {REF }(+)}$ |  |  | $A V_{\text {DD }}$ |  | $A V_{\text {DD }}$ | V |  |
| Negative Ref. Voltage | $\mathrm{V}_{\mathrm{REF}(-)}$ | AGND |  |  | AGND |  |  |  |
| Ladder Resistance |  | 120 |  | 400 | 90 | 430 |  |  |
| Ladder Temp. Coefficient ${ }^{2}$ | $\mathrm{R}_{\text {TCO }}$ |  |  |  |  | 3000 | $\mathrm{ppm} /{ }^{\circ} \mathrm{C}$ |  |
| ANALOG INPUT ${ }^{2}$ |  |  |  |  |  |  |  |  |
| Input Voltage Range | VIN | $\mathrm{V}_{\mathrm{REF}(-)}$ |  | $\mathrm{V}_{\mathrm{REF}(+)}$ | $\mathrm{V}_{\text {REF(-) }}$ | $\mathrm{V}_{\text {REF (+) }}$ | Vp-p |  |
| Input Capacitance Sample ${ }^{4}$ | $\mathrm{C}_{\text {IN }}$ |  | 50 |  |  |  | pF |  |
| Input Impedance | $\mathrm{Z}_{\text {IN }}$ |  | 10 |  |  |  | M , |  |
| Aperture Delay | $\mathrm{t}_{\mathrm{AP}}$ |  | 25 |  |  |  | ns |  |
| Aperture Uncertainty (Jitter) | $t_{\text {AJ }}$ |  | 60 |  |  |  | ps |  |
| DIGITAL INPUTS |  |  |  |  |  |  |  |  |
| Logical "1" Voltage | $\mathrm{V}_{\mathrm{IH}}$ | 3.5 |  |  | 3.5 |  | V |  |
| Logical "0" Voltage | $\mathrm{V}_{\text {IL }}$ |  |  | 1.5 |  | 1.5 | V |  |
| Leakage Currents ${ }^{5}$ | 1 l |  |  |  |  |  |  | $V_{\text {IN }}=$ DGND to $\mathrm{DV}^{\text {DD }}$ |
| CLK |  | -100 |  | 100 |  | $\pm 100$ | $\mu \mathrm{A}$ |  |
| OE1 ${ }^{7}$ |  | -1 |  | 50 | -1 | 75 | $\mu \mathrm{A}$ |  |
| OE2 ${ }^{6}$ |  | -60 |  | 1 | -100 | 1 | $\mu \mathrm{A}$ |  |
| Input Capacitance ${ }^{2}$ |  |  | 5 |  |  |  | pF |  |
| Clock Timing (See Figure 1.) Duty Cycle |  |  | 50 |  |  |  | \% |  |

## ELECTRICAL CHARACTERISTICS TABLE (CONT'D)

| Description | Symbol | $25^{\circ} \mathrm{C}$ |  |  | Tmin to Tmax Min Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |  |  |
| DIGITAL OUTPUTS |  |  |  |  |  |  | Cout $=15 \mathrm{pF}$ |
| Logical "1" Voltage | $\mathrm{V}_{\mathrm{OH}}$ | 4.3 |  |  | 4.3 | V | $\mathrm{I}_{\text {LOAD }}=-1.0 \mathrm{~mA}$ |
| Logical "0" Voltage | $\mathrm{V}_{\text {OL }}$ |  |  | 0.6 | 0.6 | $V$ | $\mathrm{L}_{\text {LOAD }}=2.0 \mathrm{~mA}$ |
| Off Current | IOFF |  | $\pm 1$ | 10 | $\pm 1.5$ (typ) | $\mu \mathrm{A}$ |  |
| Output Capacitance ${ }^{2}$ | $\mathrm{C}_{0}$ |  | 5 |  |  | pF |  |
| 3-state Leakage | loz |  | 1 | 10 | 10 | $\mu \mathrm{A}$ | $\mathrm{V}_{\text {OUT }}=\mathrm{DGND}$ to $\mathrm{DV}_{\mathrm{DD}}$ |
| Data Hold Time (See Figure 1.) ${ }^{2}$ | thlo |  | 50 |  |  | ns |  |
| Data Valid Delay ${ }^{2}$ | $t_{\text {DL }}$ |  | 55 |  |  | ns |  |
| Data Enable Delay ${ }^{2}$ | $t_{\text {den }}$ |  | 40 |  |  | ns |  |
| Data 3-state Delay ${ }^{2}$ | $t_{\text {DHZ }}$ |  | 40 |  |  | ns |  |
| POWER SUPPLIES ${ }^{9}$ <br> (Tmin to Tmax) |  |  |  |  |  |  |  |
| Operating Voltage ( $\mathrm{AV} \mathrm{V}_{\mathrm{DD}}, \mathrm{DV}_{\mathrm{DD}}$ ) Current ( $\mathrm{AV}_{\mathrm{DD}}+\mathrm{DV}_{\mathrm{DD}}$ ) | $\begin{gathered} \mathrm{V}_{\mathrm{DD}} \\ \mathrm{I}_{\mathrm{DD}} \end{gathered}$ | 4 |  | 6 75 | $4 \begin{array}{r}6 \\ \\ 90\end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \end{aligned}$ |  |

## NOTES

1 Tester measures code transitions by dithering the voltage of the analog input $\left(\mathrm{V}_{\mathbb{N}}\right)$. The difference between the measured and the ideal code width ( $\mathrm{V}_{\mathrm{REF}} / 256$ ) is the DNL error (Figure 3.). The INL error is the maximum distance (in LSBs) from the best fit line to any transition voltage (Figure 4.). Accuracy is a function of the sampling rate ( $\mathrm{F}_{\mathrm{S}}$ ). Guaranteed. Not tested. Specified values guarantee functionality. Refer to other parameters for accuracy.
See $V_{\text {IN }}$ input equivalent circuit (Figure 5.). Switched capacitor analog input requires driver with low output resistance. All inputs have diodes to DV $D$ and DGND. Input OE1 has internal pull down. Input OE2 has internal pull up. Input DC currents will not exceed specified limits for any input voltage between DGND and DV
$6 \quad$ Internal resistor to $D V_{D D}$ biases unconnected input to active high logical level.
$7 \quad$ Internal resistor to GND biases unconnected input to active low logical level.
8 Condition to meet aperture delay specifications ( $\mathrm{t}_{\mathrm{AP}}, \mathrm{t}_{\mathrm{AJ}}$ ). Actual rise/fall time can be less stringent with no loss of accuracy.
$9 \quad D V_{D D}$ and $A V_{D D}$ are connected through the silicon substrate. Connect together at the package and to the analog supply.

Specifications are subject to change without notice

## ABSOLUTE MAXIMUM RATINGS (TA = +25 ${ }^{\circ} \mathbf{C}$ unless otherwise noted) ${ }^{\mathbf{1}, \mathbf{2 , 3}}$

| $V_{\text {DD }}$ to GND | +7 V | Storage Temperature . . . . . . . . . . . . . . . -65 to $+150^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{REF}(+)}$ \& $\mathrm{V}_{\mathrm{REF}(-)}$ | GND -0.5 to V ${ }_{\text {DD }}+0.5 \mathrm{~V}$ | Lead Temperature (Soldering 10 seconds) ....... $+300^{\circ} \mathrm{C}$ |
| $\mathrm{V}_{\text {IN }}$ | GND -0.5 to V $\mathrm{VD}^{+0.5 \mathrm{~V}}$ | Package Power Dissipation Rating to $75^{\circ} \mathrm{C}$ |
| All Inputs | GND -0.5 to V $\mathrm{VD}^{+0.5 \mathrm{~V}}$ | CDIP, PDIP, SOIC, LCC . . . . . . . . . . . . . . . . . . . 1050mW |
| All Outputs | GND -0.5 to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ |  |

## NOTES:

(1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation at or above this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.
(2) Any input pin which can see a value outside the absolute maximum ratings should be protected by Schottky diode clamps (HP5082-2835) from input pin to the supplies. All inputs have protection diodes which will protect the device from short transients outside the supplies of less than 100 mA for less than $100 \mu \mathrm{~s}$.
(3) $V_{D D}$ refers to $A V_{D D}$ and $D V_{D D}$. GND refers to AGND and DGND.


Figure 1. MP7684 Timing Diagram


Figure 3. DNL Measurement

$$
\begin{aligned}
& \text { (N) Code Width }=\mathrm{V}_{(\mathrm{N}+1)}-\mathrm{V}_{(\mathrm{N})} \\
& \mathrm{LSB}=\left[\mathrm{V}_{\mathrm{REF}(+)}-\mathrm{V}_{\mathrm{REF}(-)}\right] / 256 \\
& \mathrm{DNL}_{(\mathbf{N})}=\left[\mathrm{V}_{(\mathrm{N}+1)}-\mathrm{V}_{(\mathbf{N})}\right]-\mathrm{LSB}
\end{aligned}
$$



Figure 2. Output Enable/Disable Timing Diagram


Figure 4. INL Error Calculation


Figure 5. Analog Input Equivalent Circuit

## THEORY OF OPERATION

## Analog-to-Digital Conversion

The MP7684 converts analog voltages into 256 digital codes by encoding the outputs of 255 comparators. A 256 th comparator is used to generate the overflow bit. The conversion is synchronous with the clock and it is accomplished in 1.5 clock periods. Data is transferred from the comparator latches to the output registers each clock period and at the same time the input is sampled.

The clock signal generates the two internal phases, $\phi_{\mathrm{B}}$ (CLK high = balance) and $\phi_{S}\left(\right.$ CLK low = sample). $\phi_{B}$ connects the comparators to the reference tap points. $\phi_{S}$ connects the comparators to the analog input voltage.

The reference resistance ladder is a series of 257 resistors. The first and the last resistor of the ladder are half the value of the others so that the following relations apply:

$$
\mathrm{R}_{\mathrm{REF}}=256 * \mathrm{R} \quad \mathrm{~V}_{\mathrm{REF}}=\mathrm{V}_{\mathrm{REF}(+)}-\mathrm{V}_{\mathrm{REF}(-)}=256 * \mathrm{LSB}
$$



Figure 6. MP7684 Comparator

The MP7684 comparators use the balance phase $\left(\phi_{B}\right)$ to charge one plate of the capacitors to the reference ladder tap point ( $\mathrm{V}_{\mathrm{TAP}}$ ) and the other to the inverter/comparator trigger point. During the sample phase ( $\phi_{\mathrm{S}}$ ) one plate of the capacitors switches to VIN . The change in voltage ( $\mathrm{V}_{\text {IN }}-\mathrm{V}_{\mathrm{TAP}}$ ) transfers across the capacitor and forces the inverter into one of the two possible logic states. A latch (connected to the comparator during $\phi_{S}$ ) restores and propagates the digital level to the encode logic.

The rising edge of the CLK input marks the end of the sampling phase ( $\phi_{\mathrm{S}}$ ). Internal delay of the clock circuitry will delay the actual instant when $\phi_{S}$ disconnects the latch from the comparator. This delay is called aperture delay ( $\mathrm{t}_{\mathrm{AP}}$ ).

The aperture delay is not constant but changes from one cycle to the next. Internal thermal noise, power supply noise and slow input clock edges are major contributors to this variation. The aperture jitter $\left(\mathrm{t}_{\mathrm{AJ}}\right)$ is the variation of the aperture delay distribution.

This uncertainty shows as digital code errors if the input slew rate multiplied by $\mathrm{t}_{\mathrm{AJ}}$ is of the same order of magnitude as the

LSB. That is if $(\mathrm{dv} / \mathrm{dt}) * \mathrm{t}_{\mathrm{AJ}} \approx \mathrm{V}_{\mathrm{REF}} / 256$, an internal error of 1 LSB results.

## Accuracy of Conversion: DNL and INL

The transfer function for an ideal $A / D$ converter is shown in Figure 7.


Figure 7. Ideal A/D Transfer Function

The overflow transition (VOFW) takes place at:
$\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {OFW }}=\mathrm{V}_{\mathrm{REF}(+)}-0.5 * \mathrm{LSB}$
The first and the last transitions for the data bits take place at:

$$
\begin{aligned}
& \mathrm{V}_{\mathrm{IN}}=\mathrm{V} 01=\mathrm{V}_{\operatorname{REF}(-)}+0.5 * \mathrm{LSB} \\
& \mathrm{~V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{FF}}=\mathrm{V}_{\operatorname{REF}(-)}-1.5 * \mathrm{LSB} \\
& \mathrm{LSB}=\left(\mathrm{V}_{\mathrm{REF}(+)}-\mathrm{V}_{\operatorname{REF}(-)} / 256=\left(\mathrm{V}_{\mathrm{FF}}-\mathrm{V}_{0} 1\right) / 254\right.
\end{aligned}
$$

Note that the overflow transition is a flag and has no impact on the data bits.


Figure 8. Real A/D Transfer Curve
In a "real" converter, the code-to-code transitions do not fall exactly every ( $\left.\mathrm{V}_{\mathrm{REF}(+)}-\mathrm{V}_{\mathrm{REF}(-)}\right) / 256$ volts.

A positive DNL (Differential Non Linearity) error means that the real width of a particular code is larger than 1 LSB. This error is measured in fractions of LSB's.

A Max DNL specification guarantees that ALL code widths (DNL errors) are within the stated value. A specification of Max DNL $= \pm 0.5$ LSB means that all codes are within 0.5 and 1.5

LSB. If $\mathrm{V}_{\text {REF }}=4.096 \mathrm{~V}$ then $1 \mathrm{LSB}=16 \mathrm{mV}$ and every code width is within 8 and 24 mV .

The formulas for Differential Non-linearity (DNL), Integral Non-Linearity (INL) and zero and full scale errors (EZS, EFS) are:

DNL (01) = V02 - V01 - LSB
: : :
DNL (FE) $=\mathrm{V}_{\mathrm{FF}}-\mathrm{V}_{\mathrm{FE}}-\mathrm{LSB}$
EFS (full scale error) $=\mathrm{V}_{\mathrm{FF}}-\left[\mathrm{V}_{\mathrm{REF}(+)}-1.5 * \mathrm{LSB}\right]$
EZS (zero scale error) $=\mathrm{V}_{01}-\left[\mathrm{V}_{\mathrm{REF}(-)}+0.5 * \mathrm{LSB}\right]$
Figure 4. shows the zero scale and full scale error terms.
Systems that adjust the $\mathrm{V}_{\text {REF }}$ voltages to correct for EFS and EZS only increase the accuracy at the two extreme points. In the MP7684, such adjustments have little impact at frequencies lower than 10 MHz . Refer to the characterization data for temperature and frequency dependence.

Figure 4. gives a visual definition of the INL error. The chart shows a 3-bit converter transfer curve with greatly exaggerated DNL errors to show the deviation of the real transfer curve from the ideal one.

After a tester has measured all the transition voltages, a line is drawn parallel to the ideal transfer line. By definition the Best Fit Line makes equal the positive and the negative INL errors. This may change an INL of -1 to +2 LSB's relative to the Ideal Line into $\mathrm{a} \pm 1.5$ relative to the Best Fit Line.

c. Continuous clock

Figure 9. Relationship of Data to Clock

## Clock Timing

A system will clock the MP7684 continuously (Figure 9a.) or it will give clock pulses intermittently when a conversion is desired. The timing of Figure 9b. keeps the MP7684 comparators in balance and ready to sample the analog input. This mode draws the most current from $\mathrm{V}_{\mathrm{DD}}$. The timing of Figure 9c. leaves the comparator inputs floating (and $A C$ coupled to the $\mathrm{V}_{\text {IN }}$ input) and a balance phase is needed before a valid sampling phase. In this mode, I ID varies because of the floating comparator inputs.

## Analog Input

The MP7684 has very flexible input range characteristics. The user sets $\mathrm{V}_{\mathrm{REF}(+)}$ and $\mathrm{V}_{\mathrm{REF}(-)}$ to fixed voltages and then varies the input $D C$ and $A C$ levels to match the $V_{\text {REF }}$ range.

Another method is to first design the analog input circuitry and then adjust the reference voltages for the analog input range. One advantage is that this approach may eliminate the need for external gain and offset adjust circuitry which may be required by fixed input range A/Ds.

The MP7684's performance is optimized by using analog input circuitry that is capable of driving the $A_{I N}$ input. These have an impact above 5 MHz and they are very important above 10 MHz . Use of Current Feedback Amplifiers is an easy and cost effective way to maximize performance.

## Reference Voltages

If the input bandwidth is limited to the Nyquist region ( $\mathrm{F}_{\mathrm{IN}}<$ $F_{S} / 2$ ) then the two reference voltages can be set at any two values between the supplies. $V_{\text {REF }}$ (their difference) can be reduced down to 1.5 volts with minor change in accuracy. If the input bandwidth exceeds $F_{S} / 2$, then it is recommended that VREF be lower than $V_{D D} / 2$.

At $\mathrm{V}_{\mathrm{REF}}=1.5 \mathrm{~V}$, the LSB is reduced to 6 mV . Further reductions show an increased error in terms of LSB (which is getting smaller) even if the error in terms of mV remains constant.

The input/output relationship as a function of $\mathrm{V}_{\text {REF }}$ :

$$
\begin{aligned}
\mathrm{A}_{\text {IN }} & =\left(\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {REF }(-)}\right) \\
\text { DATA } & =256 *\left(\mathrm{~A}_{\text {IN }} / \mathrm{V}_{\text {REF }}\right)
\end{aligned}
$$

a) Gain adjustment. A system can increase total gain by reducing $\mathrm{V}_{\text {REF }}$.
b) Increasing dynamic range. A system can increase dynamic range by using DAC's to control $\mathrm{V}_{\text {REF }}$ and by "focusing" on input ranges of interest. In digitizing "static" information (an image in a scanner), a first digitization would point to the input range in which most of the output codes fall. The system then would adjust the DACs to generate $\mathrm{V}_{\mathrm{REF}(+)}$ and $\mathrm{V}_{\mathrm{REF}(-)}$ to include just the range of interest for the second and final pass.
c) Subranging; increasing resolution. Where practical, multiple passes at different $\mathrm{V}_{\text {REF }}$ ranges can increase resolution without changing hardware. A system needs to make four passes to increase the resolution to 10 bits. The merging of the data from the four passes can create DNL errors at the borders of the ranges. One solution is to "overlap" the ranges and to use software methods to properly merge the ranges.

## Digital Interfaces

The logic encodes the 255 bits into a binary code and latches the data in a D-type flip-flop for output. The inputs OE1 and OE2 control the output buffers in an asynchronous mode.

| $\overline{\text { OE1 }}$ | OE2 | OFW | DB7 - DB0 |
| :---: | :---: | :--- | :--- |
| X | 0 | High $Z$ | High $Z$ |
| 1 | 1 | Valid | High $Z$ |
| 0 | 1 | Valid | Valid |

## Table 1. Output Enable Logic

If another DFF is to follow the ADC, it is recommended that the system latches the data at the negative going edge of the clock. This will work at any frequency. If the system must latch with the positive going edge, then care must be taken to avoid the overlay of the clock edge with the changing outputs.

If a latch follows the ADC, the positive half of the clock used as enable signal guarantees stable output at the end of the enable pulse.


Figure 10. MP7684 Functional Equivalent Circuit and Interface Timing


Figure 11. Typical Circuit Connections

1. All signals should not exceed $A V_{D D}+0.5 \mathrm{~V}$ or $A G N D-0.5 \mathrm{~V}$ or $\mathrm{DV}_{\mathrm{DD}}+0.5 \mathrm{~V}$.
2. Any input pin which can see a value outside the absolute maximum ratings ( AV DD or $\mathrm{DV}_{\mathrm{DD}}+0.5 \mathrm{~V}$ or $\mathrm{AGND}-0.5 \mathrm{~V}$ ) should be protected by diode clamps (HP5082-2835) from input pin to the supplies. All MP7684A inputs have input protection diodes which will protect the device from short transients outside the supply ranges.
3. The design of a PC board will affect the accuracy of MP7684. Use of wire wrap is not recommended.
4. The analog input signal $\left(\mathrm{V}_{\mathrm{IN}}\right)$ is quite sensitive and should be properly routed and terminated. It should be shielded from the clock and digital outputs to minimize cross coupling and noise pickup.
5. The analog input should be driven by a buffer op amp with as low output impedance as possible. The impedance should be less than $50 \Omega$ for clock frequencies above 10 MHz .
6. Analog and digital ground planes should be substantial and common at one point only. The ground plane should act as a shield for parasitics and not a return path for signals. To reduce noise levels, use separate low impedance ground paths.
7. $D V_{D D}$ should not be shared with other digital circuitry. $D V_{D D}$ for the MP7684 should be connected to $A V_{D D}$ next to the MP7684.
8. $D V_{D D}$ and $A V_{D D}$ are connected inside the MP7684 through the N - doped silicon substrate. DC voltage differences between $D V_{D D}$ and $A V_{D D}$ will cause undesirable internal currents.
9. The power supplies and reference voltages should be decoupled with a ceramic $(0.1 \mu \mathrm{~F})$ and a tantalum ( $10 \mu \mathrm{~F}$ ) capacitor as close to the device as possible.
10. The digital output should not drive long wires. The capacitive coupling and reflection will contribute noise to the conversion. When driving distant loads, buffers should be used.

INPUT CURRENT vs. INPUT VOLTAGE
CONDITIONS: $V_{R E F}=V_{D D} ; F_{S}=10 \mathrm{MHz} ; T=25^{\circ} \mathrm{C}$


SMALL SIGNAL BANDWIDTH


INPUT CURRENT vs. SAMPLE RATE


IDD
(TEMPERATURE)


DNL VS. INPUT BANDWIDTH AS A
FUNCTION OF SAMPLE RATE
(DNL IS THE LARGEST ERROR APPEARING
ON THE HISTOGRAM)



## 28 LEAD PLASTIC DUAL-IN-LINE (600 MIL PDIP) N28



| SYMBOL | INCHES |  | MILLIMETERS |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |
| A | - | 0.232 | - | 5.893 |
| $\mathrm{A}_{1}$ | 0.015 | - | 0.381 | - |
| B | 0.014 | 0.023 | 0.356 | 0.584 |
| $\mathrm{B}_{1}(1)$ | 0.038 | 0.065 | 0.965 | 1.65 |
| C | 0.008 | 0.015 | 0.203 | 0.381 |
| D | 1.380 | 1.490 | 35.05 | 37.85 |
| E | 0.585 | 0.625 | 14.86 | 15.88 |
| $\mathrm{E}_{1}$ | 0.500 | 0.610 | 12.70 | 15.49 |
| e | 0.100 BSC |  | 2.54 BSC |  |
| L | 0.115 | 0.150 | 2.92 | 3.81 |
| $\alpha$ | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ |
| $\mathrm{Q}_{1}$ | 0.055 | 0.070 | 1.40 | 1.78 |
| S | 0.020 | 0.100 | 1.508 | 2.54 |

Note: (1) The minimum limit for dimensions B1 may be $0.023^{\prime \prime}$ $(0.58 \mathrm{~mm})$ for all four corner leads only.

## 28 LEAD CERAMIC DUAL-IN-LINE (600 MIL CDIP) D28



| SYMBOL | INCHES |  | MILLIMETERS |  |  |
| :---: | ---: | ---: | ---: | ---: | :---: |
|  | MIN | MAX | MIN |  |  |
| NOTES |  |  |  |  |  |
|  | - | 0.232 | - | 5.89 | - |
| b | 0.014 | 0.023 | 0.356 | 0.584 | - |
| $\mathrm{b}_{1}$ | 0.038 | 0.065 | 0.965 | 1.65 | 2 |
| c | 0.008 | 0.015 | 0.203 | 0.381 | - |
| D | - | 1.490 | - | 37.85 | 4 |
| E | 0.500 | 0.610 | 12.70 | 15.49 | 4 |
| $\mathrm{E}_{1}$ | 0.590 | 0.620 | 14.99 | 15.75 | 7 |
| e | 0.100 BSC |  | 2.54 | BSC | 5 |
| L | 0.125 | 0.200 | 3.18 | 5.08 | - |
| $\mathrm{L}_{1}$ | 0.150 | - | 3.81 | - | - |
| Q | 0.015 | 0.060 | 0.381 | 1.52 | 3 |
| S | - | 0.100 | - | 2.54 | 6 |
| $\mathrm{~S}_{1}$ | 0.005 | - | 0.13 | - | 6 |
| $\alpha$ | $0^{\circ}$ | $15^{\circ}$ | $0^{\circ}$ | $15^{\circ}$ | - |

## NOTES

1. Index area; a notch or a lead one identification mark is located adjacent to lead one and is within the shaded area shown.
2. The minimum limit for dimension $b_{1}$ may be 0.023 $(0.58 \mathrm{~mm})$ for all four corner leads only.
3. Dimension $Q$ shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic lead spacing is 0.100 inch $(2.54 \mathrm{~mm})$ between centerlines.
6. Applies to all four corners.
7. This is measured to outside of lead, not center.

## 28 LEAD SMALL OUTLINE (335 MIL EIAJ SOIC) R28



|  | MILLIMETERS |  | INCHES |  |
| :---: | :---: | :---: | :---: | :---: |
| SYMBOL | MIN | MAX | MIN | MAX |
| A | 2.60 | 2.80 | 0.102 | 0.110 |
| A $_{1}$ | 0.2 (typ.) |  | 0.008 (typ.) |  |
| B | 0.3 |  | 0.5 | 0.012 |
| C | 0.10 | 0.20 | 0.004 | 0.008 |
| D | 17.6 | 18.0 | 0.693 | 0.709 |
| E | 8.3 |  | 8.5 | 0.327 |
| e | 1.27 (typ.) |  | 0.050 |  |
| (typ.) |  |  |  |  |
| H | 11.5 |  | 12.1 | 0.453 |
| L | 0.8 |  | 1.2 | 0.031 |

NOTICE
EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contains here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies.

EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances.

## Copyright EXAR Corporation

Datasheet April 1995
Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited.

